stm32f1xx_hal_nand.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_hal_nand.h
  4. * @author MCD Application Team
  5. * @brief Header file of NAND HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32F1xx_HAL_NAND_H
  21. #define STM32F1xx_HAL_NAND_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. #if defined(FSMC_BANK3)
  26. /* Includes ------------------------------------------------------------------*/
  27. #include "stm32f1xx_ll_fsmc.h"
  28. /** @addtogroup STM32F1xx_HAL_Driver
  29. * @{
  30. */
  31. /** @addtogroup NAND
  32. * @{
  33. */
  34. /* Exported typedef ----------------------------------------------------------*/
  35. /* Exported types ------------------------------------------------------------*/
  36. /** @defgroup NAND_Exported_Types NAND Exported Types
  37. * @{
  38. */
  39. /**
  40. * @brief HAL NAND State structures definition
  41. */
  42. typedef enum
  43. {
  44. HAL_NAND_STATE_RESET = 0x00U, /*!< NAND not yet initialized or disabled */
  45. HAL_NAND_STATE_READY = 0x01U, /*!< NAND initialized and ready for use */
  46. HAL_NAND_STATE_BUSY = 0x02U, /*!< NAND internal process is ongoing */
  47. HAL_NAND_STATE_ERROR = 0x03U /*!< NAND error state */
  48. } HAL_NAND_StateTypeDef;
  49. /**
  50. * @brief NAND Memory electronic signature Structure definition
  51. */
  52. typedef struct
  53. {
  54. /*<! NAND memory electronic signature maker and device IDs */
  55. uint8_t Maker_Id;
  56. uint8_t Device_Id;
  57. uint8_t Third_Id;
  58. uint8_t Fourth_Id;
  59. } NAND_IDTypeDef;
  60. /**
  61. * @brief NAND Memory address Structure definition
  62. */
  63. typedef struct
  64. {
  65. uint16_t Page; /*!< NAND memory Page address */
  66. uint16_t Plane; /*!< NAND memory Zone address */
  67. uint16_t Block; /*!< NAND memory Block address */
  68. } NAND_AddressTypeDef;
  69. /**
  70. * @brief NAND Memory info Structure definition
  71. */
  72. typedef struct
  73. {
  74. uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in bytes
  75. for 8 bits addressing or words for 16 bits addressing */
  76. uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in bytes
  77. for 8 bits addressing or words for 16 bits addressing */
  78. uint32_t BlockSize; /*!< NAND memory block size measured in number of pages */
  79. uint32_t BlockNbr; /*!< NAND memory number of total blocks */
  80. uint32_t PlaneNbr; /*!< NAND memory number of planes */
  81. uint32_t PlaneSize; /*!< NAND memory zone size measured in number of blocks */
  82. FunctionalState ExtraCommandEnable; /*!< NAND extra command needed for Page reading mode. This
  83. parameter is mandatory for some NAND parts after the read
  84. command (NAND_CMD_AREA_TRUE1) and before DATA reading sequence.
  85. Example: Toshiba THTH58BYG3S0HBAI6.
  86. This parameter could be ENABLE or DISABLE
  87. Please check the Read Mode sequnece in the NAND device datasheet */
  88. } NAND_DeviceConfigTypeDef;
  89. /**
  90. * @brief NAND handle Structure definition
  91. */
  92. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  93. typedef struct __NAND_HandleTypeDef
  94. #else
  95. typedef struct
  96. #endif /* USE_HAL_NAND_REGISTER_CALLBACKS */
  97. {
  98. FSMC_NAND_TypeDef *Instance; /*!< Register base address */
  99. FSMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */
  100. HAL_LockTypeDef Lock; /*!< NAND locking object */
  101. __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */
  102. NAND_DeviceConfigTypeDef Config; /*!< NAND phusical characteristic information structure */
  103. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  104. void (* MspInitCallback)(struct __NAND_HandleTypeDef *hnand); /*!< NAND Msp Init callback */
  105. void (* MspDeInitCallback)(struct __NAND_HandleTypeDef *hnand); /*!< NAND Msp DeInit callback */
  106. void (* ItCallback)(struct __NAND_HandleTypeDef *hnand); /*!< NAND IT callback */
  107. #endif
  108. } NAND_HandleTypeDef;
  109. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  110. /**
  111. * @brief HAL NAND Callback ID enumeration definition
  112. */
  113. typedef enum
  114. {
  115. HAL_NAND_MSP_INIT_CB_ID = 0x00U, /*!< NAND MspInit Callback ID */
  116. HAL_NAND_MSP_DEINIT_CB_ID = 0x01U, /*!< NAND MspDeInit Callback ID */
  117. HAL_NAND_IT_CB_ID = 0x02U /*!< NAND IT Callback ID */
  118. } HAL_NAND_CallbackIDTypeDef;
  119. /**
  120. * @brief HAL NAND Callback pointer definition
  121. */
  122. typedef void (*pNAND_CallbackTypeDef)(NAND_HandleTypeDef *hnand);
  123. #endif
  124. /**
  125. * @}
  126. */
  127. /* Exported constants --------------------------------------------------------*/
  128. /* Exported macro ------------------------------------------------------------*/
  129. /** @defgroup NAND_Exported_Macros NAND Exported Macros
  130. * @{
  131. */
  132. /** @brief Reset NAND handle state
  133. * @param __HANDLE__ specifies the NAND handle.
  134. * @retval None
  135. */
  136. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  137. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) do { \
  138. (__HANDLE__)->State = HAL_NAND_STATE_RESET; \
  139. (__HANDLE__)->MspInitCallback = NULL; \
  140. (__HANDLE__)->MspDeInitCallback = NULL; \
  141. } while(0)
  142. #else
  143. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET)
  144. #endif
  145. /**
  146. * @}
  147. */
  148. /* Exported functions --------------------------------------------------------*/
  149. /** @addtogroup NAND_Exported_Functions NAND Exported Functions
  150. * @{
  151. */
  152. /** @addtogroup NAND_Exported_Functions_Group1 Initialization and de-initialization functions
  153. * @{
  154. */
  155. /* Initialization/de-initialization functions ********************************/
  156. HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FSMC_NAND_PCC_TimingTypeDef *ComSpace_Timing,
  157. FSMC_NAND_PCC_TimingTypeDef *AttSpace_Timing);
  158. HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand);
  159. HAL_StatusTypeDef HAL_NAND_ConfigDevice(NAND_HandleTypeDef *hnand, NAND_DeviceConfigTypeDef *pDeviceConfig);
  160. HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID);
  161. void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand);
  162. void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand);
  163. void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand);
  164. void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand);
  165. /**
  166. * @}
  167. */
  168. /** @addtogroup NAND_Exported_Functions_Group2 Input and Output functions
  169. * @{
  170. */
  171. /* IO operation functions ****************************************************/
  172. HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand);
  173. HAL_StatusTypeDef HAL_NAND_Read_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer,
  174. uint32_t NumPageToRead);
  175. HAL_StatusTypeDef HAL_NAND_Write_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer,
  176. uint32_t NumPageToWrite);
  177. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress,
  178. uint8_t *pBuffer, uint32_t NumSpareAreaToRead);
  179. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress,
  180. uint8_t *pBuffer, uint32_t NumSpareAreaTowrite);
  181. HAL_StatusTypeDef HAL_NAND_Read_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer,
  182. uint32_t NumPageToRead);
  183. HAL_StatusTypeDef HAL_NAND_Write_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer,
  184. uint32_t NumPageToWrite);
  185. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress,
  186. uint16_t *pBuffer, uint32_t NumSpareAreaToRead);
  187. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress,
  188. uint16_t *pBuffer, uint32_t NumSpareAreaTowrite);
  189. HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  190. uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  191. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  192. /* NAND callback registering/unregistering */
  193. HAL_StatusTypeDef HAL_NAND_RegisterCallback(NAND_HandleTypeDef *hnand, HAL_NAND_CallbackIDTypeDef CallbackId,
  194. pNAND_CallbackTypeDef pCallback);
  195. HAL_StatusTypeDef HAL_NAND_UnRegisterCallback(NAND_HandleTypeDef *hnand, HAL_NAND_CallbackIDTypeDef CallbackId);
  196. #endif
  197. /**
  198. * @}
  199. */
  200. /** @addtogroup NAND_Exported_Functions_Group3 Peripheral Control functions
  201. * @{
  202. */
  203. /* NAND Control functions ****************************************************/
  204. HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand);
  205. HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand);
  206. HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout);
  207. /**
  208. * @}
  209. */
  210. /** @addtogroup NAND_Exported_Functions_Group4 Peripheral State functions
  211. * @{
  212. */
  213. /* NAND State functions *******************************************************/
  214. HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand);
  215. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  216. /**
  217. * @}
  218. */
  219. /**
  220. * @}
  221. */
  222. /* Private types -------------------------------------------------------------*/
  223. /* Private variables ---------------------------------------------------------*/
  224. /* Private constants ---------------------------------------------------------*/
  225. /** @defgroup NAND_Private_Constants NAND Private Constants
  226. * @{
  227. */
  228. #define NAND_DEVICE1 0x70000000UL
  229. #define NAND_DEVICE2 0x80000000UL
  230. #define NAND_WRITE_TIMEOUT 0x01000000UL
  231. #define CMD_AREA (1UL<<16U) /* A16 = CLE high */
  232. #define ADDR_AREA (1UL<<17U) /* A17 = ALE high */
  233. #define NAND_CMD_AREA_A ((uint8_t)0x00)
  234. #define NAND_CMD_AREA_B ((uint8_t)0x01)
  235. #define NAND_CMD_AREA_C ((uint8_t)0x50)
  236. #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30)
  237. #define NAND_CMD_WRITE0 ((uint8_t)0x80)
  238. #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10)
  239. #define NAND_CMD_ERASE0 ((uint8_t)0x60)
  240. #define NAND_CMD_ERASE1 ((uint8_t)0xD0)
  241. #define NAND_CMD_READID ((uint8_t)0x90)
  242. #define NAND_CMD_STATUS ((uint8_t)0x70)
  243. #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7A)
  244. #define NAND_CMD_RESET ((uint8_t)0xFF)
  245. /* NAND memory status */
  246. #define NAND_VALID_ADDRESS 0x00000100UL
  247. #define NAND_INVALID_ADDRESS 0x00000200UL
  248. #define NAND_TIMEOUT_ERROR 0x00000400UL
  249. #define NAND_BUSY 0x00000000UL
  250. #define NAND_ERROR 0x00000001UL
  251. #define NAND_READY 0x00000040UL
  252. /**
  253. * @}
  254. */
  255. /* Private macros ------------------------------------------------------------*/
  256. /** @defgroup NAND_Private_Macros NAND Private Macros
  257. * @{
  258. */
  259. /**
  260. * @brief NAND memory address computation.
  261. * @param __ADDRESS__ NAND memory address.
  262. * @param __HANDLE__ NAND handle.
  263. * @retval NAND Raw address value
  264. */
  265. #define ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) ((__ADDRESS__)->Page + \
  266. (((__ADDRESS__)->Block + (((__ADDRESS__)->Plane) * ((__HANDLE__)->Config.PlaneSize)))* ((__HANDLE__)->Config.BlockSize)))
  267. /**
  268. * @brief NAND memory Column address computation.
  269. * @param __HANDLE__ NAND handle.
  270. * @retval NAND Raw address value
  271. */
  272. #define COLUMN_ADDRESS( __HANDLE__) ((__HANDLE__)->Config.PageSize)
  273. /**
  274. * @brief NAND memory address cycling.
  275. * @param __ADDRESS__ NAND memory address.
  276. * @retval NAND address cycling value.
  277. */
  278. #define ADDR_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */
  279. #define ADDR_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd addressing cycle */
  280. #define ADDR_3RD_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16) /* 3rd addressing cycle */
  281. #define ADDR_4TH_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24) /* 4th addressing cycle */
  282. /**
  283. * @brief NAND memory Columns cycling.
  284. * @param __ADDRESS__ NAND memory address.
  285. * @retval NAND Column address cycling value.
  286. */
  287. #define COLUMN_1ST_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) & 0xFFU) /* 1st Column addressing cycle */
  288. #define COLUMN_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd Column addressing cycle */
  289. /**
  290. * @}
  291. */
  292. /**
  293. * @}
  294. */
  295. /**
  296. * @}
  297. */
  298. /**
  299. * @}
  300. */
  301. #endif /* FSMC_BANK3 */
  302. #ifdef __cplusplus
  303. }
  304. #endif
  305. #endif /* STM32F1xx_HAL_NAND_H */
  306. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/